## AIB 2.0 Usage Note

7/13/2022



### Legal Information

© INTEL CORPORATION. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

LEGAL DISCLAIMER: Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com. Software and workloads used in performance tests may be optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information, visit www.intel.com/benchmarks. Results have been estimated based on internal Intel analysis and are provided for informational purposes only. Any difference in system hardware or software design or configuration may affect actual performance. Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction. Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors.

Statements in this document that refer to future plans or expectations are forward-looking statements. These statements are based on current expectations and involve many risks and uncertainties that could cause actual results to differ materially from those expressed or implied in such statements. For more information on the factors that could cause actual results to differ materially, see our most recent earnings release and SEC filings at www.intc.com.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications and roadmaps.

Intel estimated results are based on product specifications. Your costs and results may vary. Intel does not control or audit third-party data. You should consult other sources to evaluate accuracy.

http://www.apache.org/licenses/LICENSE-2.0

## AIB 2.0 in Gen1 Mode, 2:1 FIFO (Half Rate 500MHz) to AIB 1.0 FPGA, 2:1 FIFO (Half Rate 500MHz)



# Fixed Settings Determined at Power Up (these do not depend on chiplet or AIB reset)

- These are all static settings, either set by the chiplet application or external resistors
- Since Chiplet ASIC uses C4 bumps for power\_on\_reset and device\_detect, the chiplet does not need to utilize m\_por\_ovrd and m device detect ovrd. The ovrd AIB inputs are tied inside the ASIC.



#### User-Defined Sideband-Control Signals

- The following inputs are User-defined Sideband-Control signals
- For maximal compatibility, do not use these signals
- They should be connected as shown below for both used channels and unused channels



### Linked to Chiplet Reset

Signal states shown during reset (these are not static)



- i\_conf\_done signals are controlled by register bits that are reset to 0. See CONF\_DONE coming up.
- ns\_mac\_rdy signals are controlled by the chiplet application, which may take actions based on i\_conf\_done and may need to wait until, for example, clocks are ready

## AIB Configuration

#### Configuration Controller (Typically in FPGA or SoC)

- Chiplet ASIC must ensure the AVMM clock is stable before SPI Follower is brought out of reset.
- The configuration controller configures all AIB interfaces in an MCP through SPI.
- The configuration controller starts using SPI after HI to LO transition on miso. The HI to LO transition indicates the SPI Follower is out of reset.



### CONF\_DONE

#### Initialization

- The configuration controller signals the chiplet AIB interface that the configuration is done through a SPI side channel.
- The configuration controller sets the Application to PHY signal i conf done HI via an application control register



- Since FPGA is in user mode at this time, the MAIB was earlier configured by SOF & SDM/SSM
- Chiplet application \*conf\_done registers are reset to LO, set HI by the FPGA's configuration controller over SPI

#### ns\_mac\_ready

#### Initialization

- The application brings up all AIB clocks if not done already
- Once local clocks are stable, each application MAC sets ns\_mac\_rdy HI indicating the AIB channel is ready to begin calibration. This action is up to the application which may itself depend on configuration.



■ The application is responsible for controlling ns\_mac\_rdy MAC to PHY signals on a per-channel basis

### Starting Calibration



■ The FPGA application is responsible for controlling ns\_adapter\_rstn MAC to PHY signals on a per-channel basis

Completing Calibration and Rx Alignment

#### Common Leader and Follower Initialization

- When both the AIB PHY to MAC signals sl\_tx\_transfer\_en and ms\_tx\_transfer\_en are HI, then the link shall be ready to transmit data.
- m\_rx\_align\_done=HI means Rx is aligned to the incoming word marking.



- The application is responsible for reading sl\_tx\_transfer\_en, ms\_tx\_transfer\_en and m\_rx\_align\_done to know when the link is ready.
- AXI on AIB Notes, for use of Open Source AXI github.com/chipsalliance/aib-protocols
- 1. AXI on AIB IP cannot start until the link is ready or it will hang.
- 2. FPGA as AXI Leader. How does FPGA know Chiplet ASIC is ready? sl\_tx\_transfer\_en and ms\_tx\_transfer\_en can be read by the FPGA soft IP from the MAIB. Regarding the Chiplet m\_rx\_align\_done, either the FPGA waits long enough that it can be sure that the Chiplet is aligned, or the FPGA polls a Chiplet register using SPI to read m\_rx\_align\_done for each channel.
- 3. Chiplet as AXI Leader. How does Chiplet know FPGA MAIB is ready?
  Chiplet will know FPGA MAIB is at rx\_align\_done because of sideband sl\_rx\_transfer\_en, which in MAIB goes true after the RX FIFO has aligned. This is unspecified MAIB behavior that the Chiplet AIB 2.0 does not perform. We take advantage of this here. ms\_tx\_transfer\_en in turn depends on sl\_rx\_transfer\_en. Chiplet has to wait for ms\_tx\_transfer\_en (and sl\_tx\_transfer\_en) before AXI on AIB TX\_ONLINE and RX\_ONLINE.

## AIB 2.0 Gen2, 2:1 FIFO (Half Rate 1GHz) to AIB 2.0 Gen2, 2:1 FIFO (Half Rate 1GHz)



# Fixed Settings Determined at Power Up (does not depend on chiplet or AIB reset)

- These are static settings set by the chiplet application
- Since Chiplet ASIC uses C4 bumps for power\_on\_reset and device\_detect, the chiplet does not need to utilize m\_por\_ovrd and m\_device\_detect\_ovrd. The ovrd AIB inputs are tied inside each ASIC.



## Linked to Chiplet Reset



- i\_conf\_done signals are controlled by register bits that are reset to 0 by chiplet\_reset\_n. See CONF\_DONE coming up.
- ns\_mac\_rdy signals are controlled by the chiplet application, which may take actions based on i\_conf\_done and may need to wait until, for example, clocks are ready

### AIB Configuration

#### Configuration Controller (Typically in FPGA or SoC)

- The chiplet must ensure the AVMM clock is stable before SPI Follower is brought out of reset.
- The configuration controller configures all AIB interfaces through SPI.
- The configuration controller starts using SPI after HI to LO transition on miso. The HI to LO transition indicates the SPI Follower is out of reset.
- CONF\_DONE is performed in the same manner as the Chiplet+FPGA case earlier.



#### ns\_mac\_ready and Calibration

#### Initialization

- The application brings up all AIB clocks if not done already
- Once local clocks are stable, each application MAC sets ns\_mac\_rdy HI indicating the AIB channel is ready to begin calibration. This action is up to the application which may itself depend on configuration.
- The application is responsible for controlling ns\_mac\_rdy
   MAC to PHY signals on a per-channel basis
- Starting and completing calibration is done in the same manner as the Chiplet+FPGA case described earlier.

#### Chiplet A

ns\_mac\_rdy=HI 
m\_ns\_fwd\_clk=active
m\_rd\_clk=active
m\_wr\_clk=active

#### Chiplet B

m\_ns\_fwd\_clk=active m\_rd\_clk=active m\_wr\_clk=active